Skip to content
GitLab
Explore
Sign in
Primary navigation
Search or go to…
Project
S
Suyu
Manage
Activity
Members
Labels
Plan
Issues
0
Issue boards
Milestones
Wiki
Code
Merge requests
0
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Build
Pipelines
Jobs
Pipeline schedules
Artifacts
Deploy
Releases
Package Registry
Model registry
Operate
Environments
Terraform modules
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Terms and privacy
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
many-archive
Suyu
Commits
d4530765
There was an error fetching the commit references. Please try again later.
Commit
d4530765
authored
10 years ago
by
Tony Wasserka
Committed by
bunnei
10 years ago
Browse files
Options
Downloads
Patches
Plain Diff
GPU: Cleanup register definitions.
parent
1dfa3928
No related branches found
No related tags found
No related merge requests found
Changes
3
Hide whitespace changes
Inline
Side-by-side
Showing
3 changed files
src/core/hle/service/gsp.cpp
+3
-3
3 additions, 3 deletions
src/core/hle/service/gsp.cpp
src/core/hw/gpu.cpp
+13
-13
13 additions, 13 deletions
src/core/hw/gpu.cpp
src/core/hw/gpu.h
+15
-15
15 additions, 15 deletions
src/core/hw/gpu.h
with
31 additions
and
31 deletions
src/core/hle/service/gsp.cpp
+
3
−
3
View file @
d4530765
...
...
@@ -123,9 +123,9 @@ void TriggerCmdReqQueue(Service::Interface* self) {
break
;
case
GXCommandId
::
SET_COMMAND_LIST_LAST
:
GPU
::
Write
<
u32
>
(
GPU
::
CommandListAddress
,
cmd_buff
[
1
]
>>
3
);
GPU
::
Write
<
u32
>
(
GPU
::
CommandListSize
,
cmd_buff
[
2
]
>>
3
);
GPU
::
Write
<
u32
>
(
GPU
::
ProcessCommandList
,
1
);
// TODO: Not sure if we are supposed to always write this
GPU
::
Write
<
u32
>
(
GPU
::
Registers
::
CommandListAddress
,
cmd_buff
[
1
]
>>
3
);
GPU
::
Write
<
u32
>
(
GPU
::
Registers
::
CommandListSize
,
cmd_buff
[
2
]
>>
3
);
GPU
::
Write
<
u32
>
(
GPU
::
Registers
::
ProcessCommandList
,
1
);
// TODO: Not sure if we are supposed to always write this
break
;
case
GXCommandId
::
SET_MEMORY_FILL
:
...
...
This diff is collapsed.
Click to expand it.
src/core/hw/gpu.cpp
+
13
−
13
View file @
d4530765
...
...
@@ -86,39 +86,39 @@ const u8* GetFramebufferPointer(const u32 address) {
template
<
typename
T
>
inline
void
Read
(
T
&
var
,
const
u32
addr
)
{
switch
(
addr
)
{
case
R
EG_FRAMEBUFFER_TOP_LEFT_
1
:
case
R
egisters
::
FramebufferTopLeft
1
:
var
=
g_regs
.
framebuffer_top_left_1
;
break
;
case
R
EG_FRAMEBUFFER_TOP_LEFT_
2
:
case
R
egisters
::
FramebufferTopLeft
2
:
var
=
g_regs
.
framebuffer_top_left_2
;
break
;
case
R
EG_FRAMEBUFFER_TOP_RIGHT_
1
:
case
R
egisters
::
FramebufferTopRight
1
:
var
=
g_regs
.
framebuffer_top_right_1
;
break
;
case
R
EG_FRAMEBUFFER_TOP_RIGHT_
2
:
case
R
egisters
::
FramebufferTopRight
2
:
var
=
g_regs
.
framebuffer_top_right_2
;
break
;
case
R
EG_FRAMEBUFFER_SUB_LEFT_
1
:
case
R
egisters
::
FramebufferSubLeft
1
:
var
=
g_regs
.
framebuffer_sub_left_1
;
break
;
case
R
EG_FRAMEBUFFER_SUB_RIGHT_
1
:
case
R
egisters
::
FramebufferSubRight
1
:
var
=
g_regs
.
framebuffer_sub_right_1
;
break
;
case
CommandListSize
:
case
Registers
::
CommandListSize
:
var
=
g_regs
.
command_list_size
;
break
;
case
CommandListAddress
:
case
Registers
::
CommandListAddress
:
var
=
g_regs
.
command_list_address
;
break
;
case
ProcessCommandList
:
case
Registers
::
ProcessCommandList
:
var
=
g_regs
.
command_processing_enabled
;
break
;
...
...
@@ -130,16 +130,16 @@ inline void Read(T &var, const u32 addr) {
template
<
typename
T
>
inline
void
Write
(
u32
addr
,
const
T
data
)
{
switch
(
addr
)
{
case
CommandListSize
:
switch
(
static_cast
<
Registers
::
Id
>
(
addr
)
)
{
case
Registers
::
CommandListSize
:
g_regs
.
command_list_size
=
data
;
break
;
case
CommandListAddress
:
case
Registers
::
CommandListAddress
:
g_regs
.
command_list_address
=
data
;
break
;
case
ProcessCommandList
:
case
Registers
::
ProcessCommandList
:
g_regs
.
command_processing_enabled
=
data
;
if
(
g_regs
.
command_processing_enabled
&
1
)
{
...
...
This diff is collapsed.
Click to expand it.
src/core/hw/gpu.h
+
15
−
15
View file @
d4530765
...
...
@@ -9,6 +9,21 @@
namespace
GPU
{
struct
Registers
{
enum
Id
:
u32
{
FramebufferTopLeft1
=
0x1EF00468
,
// Main LCD, first framebuffer for 3D left
FramebufferTopLeft2
=
0x1EF0046C
,
// Main LCD, second framebuffer for 3D left
FramebufferTopRight1
=
0x1EF00494
,
// Main LCD, first framebuffer for 3D right
FramebufferTopRight2
=
0x1EF00498
,
// Main LCD, second framebuffer for 3D right
FramebufferSubLeft1
=
0x1EF00568
,
// Sub LCD, first framebuffer
FramebufferSubLeft2
=
0x1EF0056C
,
// Sub LCD, second framebuffer
FramebufferSubRight1
=
0x1EF00594
,
// Sub LCD, unused first framebuffer
FramebufferSubRight2
=
0x1EF00598
,
// Sub LCD, unused second framebuffer
CommandListSize
=
0x1EF018E0
,
CommandListAddress
=
0x1EF018E8
,
ProcessCommandList
=
0x1EF018F0
,
};
u32
framebuffer_top_left_1
;
u32
framebuffer_top_left_2
;
u32
framebuffer_top_right_1
;
...
...
@@ -52,21 +67,6 @@ enum {
PADDR_VRAM_SUB_FRAME2
=
0x18249CF0
,
};
enum
{
REG_FRAMEBUFFER_TOP_LEFT_1
=
0x1EF00468
,
// Main LCD, first framebuffer for 3D left
REG_FRAMEBUFFER_TOP_LEFT_2
=
0x1EF0046C
,
// Main LCD, second framebuffer for 3D left
REG_FRAMEBUFFER_TOP_RIGHT_1
=
0x1EF00494
,
// Main LCD, first framebuffer for 3D right
REG_FRAMEBUFFER_TOP_RIGHT_2
=
0x1EF00498
,
// Main LCD, second framebuffer for 3D right
REG_FRAMEBUFFER_SUB_LEFT_1
=
0x1EF00568
,
// Sub LCD, first framebuffer
REG_FRAMEBUFFER_SUB_LEFT_2
=
0x1EF0056C
,
// Sub LCD, second framebuffer
REG_FRAMEBUFFER_SUB_RIGHT_1
=
0x1EF00594
,
// Sub LCD, unused first framebuffer
REG_FRAMEBUFFER_SUB_RIGHT_2
=
0x1EF00598
,
// Sub LCD, unused second framebuffer
CommandListSize
=
0x1EF018E0
,
CommandListAddress
=
0x1EF018E8
,
ProcessCommandList
=
0x1EF018F0
,
};
/// Framebuffer location
enum
FramebufferLocation
{
FRAMEBUFFER_LOCATION_UNKNOWN
,
///< Framebuffer location is unknown
...
...
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment